

# Unitrode - UC3854A/B and UC3855A/B Provide Power Limiting With Sinusoidal Input Current for PFC Front Ends

### by Laszlo Balogh

This design note focuses on one of the major improvements introduced to the industry standard UC3854 high power factor boost controller. The new UC3854A/B versions eliminated the need for external components to clamp the voltage and current error amplifier outputs and optimized the voltage levels of some of the sense circuitry. All of these issues are already covered by DN-39 design note (present release is version E). The following aspects were expressed implicitly, in previous literature, and are now described in further details.

What makes intelligent power limiting possible with the UC3854A/B and with the newer UC3855A/B ZVS high power factor controllers, is that the maximum value of the multiplier output current is not directly related to the current of the RSET resistor any more.

Instead, it is limited to be equal or smaller than twice the instantaneous value of the IAC current. This new feature provides a very delicate and effective way to limit input power to the power factor corrector front-end while the converter still maintains a sinusoidal input current waveform. It has to be emphasized here that the power limiting scheme of the UC3854A/B does produce sinusoidal input current waveform even if the load is a negative impedance, like DC-DC converters. In these cases, special care has to be taken to guarantee that the output voltage of the boost power factor corrector is greater than the peak value of the input line voltage at all operating equilibrium. This can be insured by setting the power limiting of the DC-DC converter below the maximum power handling capability of the PFC stage.

In order to establish a straightforward design procedure for the multiplier setup, first a basic relationship should be shown. The ratio of the multiplier output current, (IMO) and the IAC current is constant within one cycle of the AC input because:

$$IAC(t) = \frac{VRMS \bullet \sqrt{2} \bullet \sin(\omega \bullet t)}{RAC}$$
(1)

and

$$IMO(t) = \frac{IAC(t) \bullet (VEA - 1.5)}{K \bullet (A \bullet VRMS)^2}$$
(2)

where,

VRMS is the RMS value of the AC input voltage;

VEA is the voltage error amplifier saturation voltage (VOH);

K is the multiplier constant (K = 1);

A is the divider ratio to the VRMS pin of the IC.

The ratio of IMO(t) to IAC(t) is given as:

$$R = \frac{IMO(t)}{IAC(t)} = \frac{VEA - 1.5}{K \bullet (A \bullet VRMS)^2}$$
(3)

which is determined only by the RMS value of the input voltage and stays constant within one line cycle.

In the case of a well executed design, the ratio will be equal to two - right at the minimum input voltage where the rated output power is still expected to be delivered. Figure 1 shows the optimal ratio of IMO and IAC as a function of the normalized input voltage. The horizontal axis of





Figure 2. Multiplier Set Up Components in a Typical PFC Application

the graph is normalized for the minimum line voltage where full power can be obtained. For values below unity the converter will work in power limited mode.

To achieve precise power limiting the highlighted components of Figure 2 have to be calculated.

1. From the maximum peak input voltage and the highest allowable IAC value calculate RAC.

$$RAC = \frac{VRMSmax \bullet \sqrt{2}}{IACmax}$$
(4)

where  $IACmax \le 600 \mu A$  is given in the datasheet.

2. The factor "A" of equation (2) can be determined from the specified minimum input voltage value where the circuit has to supply full rated power. At that point, the voltage error amplifier output (VEA) is about to saturate, and IMO shall be at its theoretical maximum which is 2 • IACmax. The required value of "A" can be expressed from (3) using the conditions previously stated:

$$A = \frac{\sqrt{2.25}}{VRMSmin}$$
(5)

Now every parameter is given for equation (2), and IMO is known for all operating conditions.

 The next step is to calculate the peak value of the multiplier current (IMOmax) at the minimum input voltage (VRMSmin). From combining (2), (4) and (5),

$$IMOmax = \frac{VRMSmin \bullet \sqrt{2} \bullet (VEA - 1.5)}{K \bullet RAC \bullet 2.25}$$
(6)

4. IMOmax will define the maximum value of the input current (IINpeak) which occurs at the peak of the minimum line voltage, (VRMSmin) and at maximum load. The required peak input current is given as:

$$IINpeak = \frac{PLIMIT}{VRMSmin \bullet \eta} \bullet \sqrt{2}$$
(7)

The relation between IMOmax and IINpeak is defined by the two resistors RSENSE and RMO according to:

### **Design Note**

$$IINpeak = IMOmax \bullet \frac{RMO}{RSENSE}$$
(8)

5. The last parameter to be calculated is the value of RMO from equations (6), (7) and (8), assuming that RSENSE is already selected based on the allowed power dissipation of that resistor.

$$RMO = \frac{2.25 \bullet K \bullet PLIMIT \bullet RAC \bullet RSENSE}{V^2 RMSmin \bullet \eta \bullet (VEA - 1.5)}$$
(9)

After all design parameters are defined, the normalized input RMS current values and the normalized input power can be calculated as the functions of the normalized input voltage.



#### Figure 3. Power Limit and Maximum Input Current Values as a Function of Input Voltage (All Normalized)

As Figure 3 demonstrates, exact, and constant power limiting can be realized by the UC3854A/B high power factor controller ICs for the entire input voltage range. That is caused by the input voltage feedforward term in the multiplier equation, (2).

# **Design Example**

The following example is to illustrate how to execute the procedure described above. The design example has the following start up parameters:

| VIN = 70 132 VACRMS |                                                |
|---------------------|------------------------------------------------|
| VINmin = 90 VACRMS  | (where full output power still obtainable)     |
| Pout = 250W         | (power limit of the load con-<br>verter)       |
| PLIMIT = 275W       | (set PFC power limit 10% above load converter) |
| η = 0.95            | (expected efficiency)                          |

For optimum results follow the step-by-step design guide given below:

#### Step 1.

$$RAC = \frac{132 \bullet \sqrt{2}}{600 \bullet 10^{-6}} = 311.1 \bullet 10^{3}$$
  
RAC = 330kΩ

Step 2.

$$A = \frac{\sqrt{2.25}}{90} = 0.01667$$
  
A = 16.67mV/VRMS

$$IMOmax = \frac{90 \bullet \sqrt{2} \bullet (6 - 1.5)}{1 \bullet 330 \bullet 10^3 \bullet 2.25} = 771.4 \bullet 10^{-6}$$

IMOmax = 771.4
$$\mu$$

Step 4.

$$IINpeak = \frac{275}{90 \bullet 0.95} \bullet \sqrt{2} = 4.55$$
$$IINpeak = 4.55A$$

### Step 5.

Assume the maximum power dissipation of the current sense resistor PRS = 0.5W, then:

$$RSENSE = \frac{PRS \bullet VINmir \bullet \eta^2}{POUT^2}$$
(10)  
$$RSENSE = \frac{0.5 \bullet 90^2 \bullet 0.95^2}{2} = 0.04833$$

 $275^{2}$ 

RSENSE = 
$$47m\Omega$$

$$\mathsf{RMO} = \frac{2.25 \bullet 1 \bullet 275 \bullet 330 \bullet 10^3 \bullet 47 \bullet 10^{-3}}{90^2 \bullet 0.95 \bullet (6 - 1.5)}$$
$$= 277.1$$
$$\mathsf{RMO} = 270\Omega$$

The design just completed will exhibit the required power limiting characteristics for the entire operating input voltage range. The described calculations can be easily programmed as it is shown in the Mathcad® worksheet in the Appendix.

# APPENDIX

# This MathCAD file calculates the power limiting characteristic of the UC3854A/B and UC3855A/B high power factor controllers for wide input voltage range application.

# **INPUT PARAMETERS:**

VINmin := 70Input voltage (RMS) value, where the controller starts operating. VINIm := 90Minimum input voltage (RMS) where the circuit must deliver its rated output power. VINmax := 270 Maximum input voltage (RMS). PLIM := 275 110% of the load power requirements. Expected efficiency of the η := 0.93 PFC stage.  $IACmax := 600 \bullet 10^{-6}$ Maximum value of the IAC current as defined in the datasheet. VEAsat := 6 Output voltage of the voltage amplifier when it is saturated high. K := 1 The multiplier constant as it is given in the datasheet. The current sense resistor Rs := 0.047 value, defined previously based on the acceptable maximum power dissipation.

# **DESIGN PROCEDURE:**

Step 1. Estimate RAC resistance:

$$RACest = \frac{VINmax \bullet \sqrt{2}}{IACmax} \qquad RACest = 6.364 \bullet 10^5$$

Pick the closest **higher** standard value: RAC :=  $6.8 \cdot 10^5$ 

- Step 2. Divider ratio of the input RMS voltage to the VRMS pin (8) of the IC.
- A :=  $\frac{\sqrt{2.25}}{\text{VINIm}}$  A = 0.017 [mV/VRMS]

Step 3. Determine the maximum multiplier output current. It occurs at the peak of the mains cycle at the minimum input voltage amplitude where full rated power is still obtainable.

$$IMOmaxpk := \frac{VINIm \bullet \sqrt{2} \bullet (VEAsat - 1.5)}{K \bullet RAC \bullet 2.25}$$

 $IMOmaxpk = 3.744 \bullet 10^{-4}$ 

**Step 4.** Calculate the highest peak input current value as defined by the rated output power and the minimum input voltage amplitude where full rated power is still obtainable.

$$IINpk := \frac{Plim \bullet \sqrt{2}}{VINlim \bullet \eta} \qquad IINpk = 4.646$$

Step 5. Estimate RMO resistance.

$$\mathsf{RMOest} := \frac{\mathsf{IINpk}}{\mathsf{IMOmaxpk}} \bullet \mathsf{Rs} \qquad \mathsf{RMOest} = 583.367$$

Picktheclosest**lower**standardvalue: RMO := 560

### **DESIGN VERIFICATION:**

Step := 20 Number of points to calculate.

Input voltage range definition:

$$VINRMS(i) := VINmin + \frac{VINmax - VINmin}{step} \bullet i$$

IAC current as a function of the input voltage:

$$\mathsf{IACRMS}(i) := \frac{\mathsf{VINRMS}(i)}{\mathsf{RAC}}$$

IMO current as defined by the input voltage and applying the IMO <  $2 \bullet$  IAC limit.

$$\mathsf{IMORMSest}(i) := \frac{\mathsf{IACRMS}(i) \bullet (\mathsf{VEAsat} - 1.5)}{\mathsf{K} \bullet (\mathsf{A} \bullet \mathsf{VINRMS}(i))^2}$$

# **Design Note**

**DN-66** 

Calculating the maximum input RMS current level limited by the multiplier output current.

Graphical representation of the obtained data:



Figure 4. The IAC and IMO currents (in  $\mu$ Amps) as a function of the RMS input voltage.

 $\mathsf{IINRMS}(i) := \mathsf{IMORMS}(i) \bullet \frac{\mathsf{RMO}}{\mathsf{RS}}$ 

The power limit of the power factor corrector.

PINmax(i) := VINRMS(i) • IINRMS(i)



Figure 5. Input power [W] and input RMS current [A] (multiplied by 100 to fit the same scale) as a function of input RMS voltage.

UNITRODE CORPORATION 7 CONTINENTAL BLVD. • MERRIMACK, NH 03054 TEL. (603) 424-2410 • FAX (603) 424-3460

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated